

T-49-12-05

FasMath

**CX-EMC87** Coprocessor

2589819 0000264 0 🖬

36E D



ATED

R

High Performance

7U9Ust 27, 1990

R

CORP

Interface

LOP

 Easy Migration of Software

- Advanced CMOS Technology
- 32-Bit Software Applications & Compilers (see back for Software Vendors)

# FasMath<sup>™</sup> EMC87

- Fastest Full Precision Math Coprocessor. ACCELERATES:
  - Compatible Programs 20%-300%
  - Enhanced (EMC) Programs 200%-600% Faster Than 80387.
- Advanced Host Processor Interface. SUPPORTS:
  - Compatible Sequential Command/Data Interface.
  - Enhanced Parallel Command/Data Interface.
  - Standard 121-pin EMC Socket.
- Full Numeric Compatibility With 80387.
  - Identical Results For Precise Operations.
  - Improved Accuracy For Approximations.
  - Identical Status and Exceptions.
- Full Software Compatibility.
  - Runs All Existing 80386/80387 Applications.
  - Full IEEE-754 Support Using Either Interface.
- Low Power Operation.
  - Built-in Power Management Logic.
  - Advanced Low Power CMOS Process.
  - 20, 25, & 33 MHz Versions Available.



T-49-12-05

### Description:

The Cyrix FasMath<sup>™</sup> EMC87 is an Extended Math Coprocessor device for use in 80386 based systems that support the 121-pin EMC socket. The FasMath<sup>74</sup> EMC87 combines improved performance and full compatibility with existing 80386/80387 applications. In addition, the EMC87 offers a high performance parallel interface that delivers a 2-3X additional performance boast to "enhanced" applications by eliminating the compatible interface timing overhead. The entire FasMath™ line of coprocessors obtain improved performance by implementing its floating point primitive operations in hardware rather than in a microprogrammed sequencer. This approach allows FasMath™ processors to perform floating point operations in far fewer clock cycles than the 80387. Fewer clock cycles per operation results in faster execution of numerics oriented application programs.

### Architecture:

The FasMath™ EMC87 implements a full extended double precision IEEE-754-1985 architecture with parallel adder, multiplier, and exponent units to provide ultra-high performance. In addition, the FasMath™ EMC87 operates using one of two interfaces in response to the Instruction being executed: the EMC either emulates 80387 style execution (compatible interface) or, for maximum speed, executes using the EMC parallel command/data interface.

### Programming:

To maximize compatibility of numeric results and simplify programming, the FasMath™ EMC87 presents a unified programming model by implementing a "one-to-one" correspondence of compatible and enhanced (memory-mapped) coprocessor instructions. This correspondence results in a consistent repertoire of numeric operations using either interface. Only processor state management operations vary between the two Interfaces. Thus, the net difference between compatible operation and EMC (enhanced) operation is faster execution. All numeric results, status, and exceptions are identical.

The Instructions used to program the FasMath™ EMC87 using the compatible interface are binary and function compatible with those defined for the Intel 80387 Numeric Processor Extension. Instructions are provided which load/store data and constants, perform arithmetic, elementary, and transcendental functions, manipulate fraction and exponent fields of operands, and control the status and operating Interface of the FasMath™ EMC87.

When using the enhanced interface, the FasMath<sup>™</sup> EMC87 provides the user access to all the numerical operations available to the compatible Interface via MOV instructions using the EMC memory-mapped addresses. In addition, new instructions are provided to manage the EMC Interface registers and ease context switching in multi-user operating systems. Finally, the sophisticated Interface of the EMC87 allows both compatible-interface and EMC-interface instructions to be freely interspersed in a single program. This permits selective optimization of only the most time critical portions of a program and the use of the existing library routines.

#### Circuit:

The FasMath™ EMC87 device is fabricated using a 1.0u gate length, double layer metal CMOS process. This permits the FasMath™ EMC87 to operate at clock rates of 20 Mhz, 25Mhz and 33 Mhz. State of the art ESD protection and latch-up prevention circuits are incorporated into the EMC87 design. The EMC87 is packaged in a ceramic 121-pin pin grid array package.

# Instruction Execution Characteristics

T-49-12-05

x FasMat

EMC87 Coprocesso

The *FasMath*<sup>\*\*</sup> EMC87 instruction set consists of four main groups of instructions: IEEE Load/Store, IEEE Arithmetic, Transcendental Functions, and Processor Control Instructions. The first three instruction groups perform all computational operations in the FasMath processor and consume most of the execution time in typical applications. The processor control group is used to initialize, reset, and perform context switches in the FasMath processor. All groups except transcendental functions provde identical results when compared with the Intel 80387. The characteristics of each group plus a sampling of in-system execution times in clock cycles are summarized below:

|                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                              | FasMath™ EMC87                         |                                        | Intol                                                                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------|----------------------------------------|--------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                   | Instruction                                                  | EMC Interface                          | D87 Interface                          | 80387                                                                    |
| <ul> <li>IEEE Load/Store:</li> <li>Identical Results Compared<br/>With 80387.</li> <li>Faster Instruction Execution.</li> <li>All Status, Exception, Control, Tag &amp;<br/>Round Bits Are Identical.</li> <li>Verified Against U.S. Berkeley IEEE<br/>Conformance Tests</li> </ul>                                                                                                                                               | FLD Reg<br>FLD DP<br>FLD SP                                  | 4<br>12<br>10<br>7                     | 11<br>20<br>17<br>21                   | 14<br>25<br>20                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                   | FILD Int 32                                                  | 7                                      | 17                                     | 45-52                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                   | FST Reg<br>FST DP<br>FST SP                                  | 4<br>11<br>9                           | 11<br>30<br>26                         | 11<br>45<br>44                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                   | FIST Int 16<br>FIST Int 32                                   | 11<br>11                               | 25<br>26                               | 82-95<br>79-93                                                           |
| <ul> <li>IEEE Arithmetic:</li> <li>Dedicated Parallel Adder and<br/>Hardware Array Multiplier.</li> <li>Proprietary High Speed Divide &amp;<br/>Square Root Algorithms.</li> <li>Identical Results Compared<br/>With 80387.</li> <li>Faster Instruction Execution.</li> <li>All Status, Exception, Control, Tag &amp;<br/>Round Bits Are Identical.</li> <li>Verified Against U.S. Berkeley IEEE<br/>Conformance Tests</li> </ul> | FABS                                                         | 4                                      | 11                                     | 22                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                   | Reg<br>FADD DP<br>SP                                         | 6<br>15<br>13                          | 15<br>25<br>21                         | 26-34<br>29-37<br>24-32                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                   | FCHS                                                         | 4                                      | 11                                     | 24-25                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                   | Reg<br>FCOM DP<br>SP                                         | 4<br>13<br>11                          | 11<br>20<br>17                         | 24<br>31<br>26                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                   | Reg<br>FDIV DP<br>SP                                         | 14-24<br>21-32<br>20-31                | 31<br>30<br>27                         | 91<br>94<br>89                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                   | Reg<br>FMUL DP<br>SP                                         | 10<br>18<br>16                         | 19<br>25<br>21                         | 52<br>57<br>35                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                   | FSQRT                                                        | 26                                     | 31                                     | 122-129                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                   | Reg<br>FSUB DP<br>SP                                         | 6<br>15<br>13                          | 15<br>21<br>21                         | 29-37<br>28-36<br>24-32                                                  |
| <i>Processor Control:</i><br>- Identical Results In All Cases.                                                                                                                                                                                                                                                                                                                                                                    | FCLEX<br>FINIT<br>FSTSW                                      | 4<br>5<br>4                            | 16<br>18<br>10                         | 18<br>18<br>10                                                           |
| Transcendental Functions:<br>- Greater accuracy than 80387.<br>- Maximum relative error less than<br>1,5 *2 <sup>44</sup> .<br>- Faster Instruction Execution.<br>- All Status IEEE Conformal.                                                                                                                                                                                                                                    | F2XM1<br>FCOS<br>FPATAN<br>FPTAN<br>FSIN<br>FYL2X<br>FYL2XPI | 63<br>87<br>83<br>75<br>63<br>87<br>79 | 63<br>87<br>83<br>75<br>63<br>87<br>79 | 211-476<br>123-772<br>314-487<br>91-497<br>122-771<br>120-538<br>257-547 |

82016 10/23/90 Rev. A - Printed in the U.S.A.

3

EMC87 Coprocessor

mix FasMath

SOFTWARE SUPPORT

### Compatible Software

- the Cyrix EMC87 coprocessor is compatible with all software currently written to use a standard coprocessor

# Enhanced Software

 the speed of the applications will be dramatically increased for software written with enhanced memory-mapped support for the EMC87

# Support

- the EMC87 provides the same superior speed advantage of our 83D87 when running compatible software
- the following software developers will be providing EMC87 support
  - AMI Evolution Lotus Motaware Phoenix SCO 4.4 BSD Unix Real Software

Aptec Award DiagSoft Intusoft Mathworks Microsoft Quarterdeck Versacad AT&T Borland Ergo Lahey Mach Microway Rational Systems SVS

т\_49-12-05

Cyrix supplies several programmer's tools with every EMC87
 - translator for easy floating point conversion of Borland and Microsoft

- Compiler Code.
- Virtual-86 Monitor for mapping the EMC87
- Macro library for assembly language programmers

For additional information, please contact Cyrix at **1-800/848-2979**.



Cyrix Corporation P. O. Box 850118 Richardson, TX 75085-0118 (214) 234-8387